#### Industrial Embedded Systems - Design for Harsh Environment -

### Dr. Alexander Walsch alexander.walsch@ge.com IN 2244 Part VII WS 2014/15 Technische Universität München

### **Software Design Concepts**

|     | <b></b>                                                                                                                  | _            |       |       | -     |       |
|-----|--------------------------------------------------------------------------------------------------------------------------|--------------|-------|-------|-------|-------|
|     | Technique/Measure *                                                                                                      | Ref.         | SIL 1 | SIL 2 | SIL 3 | SIL 4 |
|     | Architecture and design feature                                                                                          |              |       |       |       |       |
| 1   | Fault detection                                                                                                          | C.3.1        |       | R     | HR    | HR    |
| 2   | Error detecting codes                                                                                                    | C.3.2        | R     | R     | R     | HR    |
| 3a  | Failure assertion programming                                                                                            | C.3.3        | R     | R     | R     | HR    |
| 3b  | Diverse monitor techniques (with independence between<br>the monitor and the monitored function in the same<br>computer) | C.3.4        |       | R     | R     |       |
| 3c  | Diverse monitor techniques (with separation between the<br>monitor computer and the monitored computer)                  | C.3.4        |       | R     | R     | HR    |
| 3d  | Diverse redundancy, implementing the same software<br>safety requirements specification                                  | C.3.5        |       |       |       | R     |
| 3e  | Functionally diverse redundancy, implementing different<br>software safety requirements specification                    | C.3.5        |       |       | R     | HR    |
| 3f  | Backward recovery                                                                                                        | C.3.6        | R     | R     |       | NR    |
| 3g  | Stateless software design (or limited state design)                                                                      | C.2.12       |       |       | R     | HR    |
| 4a  | Re-try fault recovery mechanisms                                                                                         | C.3.7        | R     | R     |       |       |
| 4b  | Graceful degradation                                                                                                     | C.3.8        | R     | R     | HR    | HR    |
| 5   | Artificial intelligence - fault correction                                                                               | C.3.9        |       | NR    | NR    | NR    |
| 6   | Dynamic reconfiguration                                                                                                  | C.3.10       |       | NR    | NR    | NR    |
| 7   | Modular approach                                                                                                         | Table B.9    | HR    | HR    | HR    | HR    |
| 8   | Use of trusted/verified software elements (if available)                                                                 | C.2.10       | R     | HR    | HR    | HR    |
| 9   | Forward traceability between the software safety<br>requirements specification and software architecture                 | C.2.11       | R     | R     | HR    | HR    |
| 10  | Backward traceability between the software safety<br>requirements specification and software architecture                | C.2.11       | R     | R     | HR    | HR    |
| 11a | Structured diagrammatic methods **                                                                                       | C.2.1        | HR    | HR    | HR    | HR    |
| 11b | Semi-formal methods **                                                                                                   | Table B.7    | R     | R     | HR    | HR    |
| 11c | Formal design and refinement methods **                                                                                  | B.2.2, C.2.4 |       | R     | R     | HR    |
| 11d | Automatic software generation                                                                                            | C.4.6        | R     | R     | R     | R     |
| 12  | Computer-aided specification and design tools                                                                            | B.2.4        | R     | R     | HR    | HR    |
| 13a | Cyclic behaviour, with guaranteed maximum cycle time                                                                     | C.3.11       | R     | HR    | HR    | HR    |
| 13b | Time-triggered architecture                                                                                              | C.3.11       | R     | HR    | HR    | HR    |
| 13c | Event-driven, with guaranteed maximum response time                                                                      | C.3.11       | R     | HR    | HR    | -     |
| 14  | Static resource allocation                                                                                               | C.2.6.3      | -     | R     | HR    | HR    |
| 15  | Static synchronisation of access to shared resources                                                                     | C.2.6.3      | -     | -     | R     | HR    |

Source: IEC61508-3

A. Walsch IN2244 WS2014/15

### Fault Models

- A fault model determines what possible effects of faults on the behaviour of a system model are considered
- Hardware fault models are established
- Software fault models mainly deal with corruption of data flow or control flow
- Special attention is on communication (inter-task or via networks)

### Fault Detection

- Fault detection is a series of activities that happen at startup, background (cyclic tests) and specific maintenance cycles
  - · CPU
  - · Memory (used one)
  - · 10
  - Program sequence
- Basic method for fault detection evaluation is FMEA/FMEDA (hardware integrity and functionality)
- Time-critical test is cyclic background test since it checks physical resource during operation (must align to the process safety time specified in the systems requirements).

### **Diagnostic Coverage**

- · Specific to safety-related systems in industrial domain
- What is a DC (diagnostic coverage)?
  - Hardware failures can lead to hazardous system states (not good!) which can result in harm (very bad!) – but they do not have to necessarily
  - DC is the percentage of faults that are detected by checks;  $\lambda_{dd} = \lambda_d \times DC/100$
  - If we can avoid a dangerous system failure by detecting dangerous component faults ( $\lambda_d$ ) in advance we can transfer  $\lambda_d$  into  $\lambda_s$  (if the application system allows for that).
  - DC comes in four categories: no (<60%), low (60% < DC < 90%), medium (90% < DC < 99%), high (DC > 99%)
- Higher DC (IEC61508-2) -> influences PFD/PFH and architectural constraints

### **Hardware Safety Integrity**

| Component                                          | See<br>table(s)        | Requ                                | uirements for diagnostic<br>safe failure fraction cl       | coverage or<br>aimed                                                                                                                                                                 |
|----------------------------------------------------|------------------------|-------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                                                  | table(s)               | Low (60 %) Medium (90 %)            |                                                            | High (99 %)                                                                                                                                                                          |
| Electromechanical<br>devices                       | A.2                    | Does not energize or<br>de-energize | Does not energize or<br>de-energize                        | Does not energize or de-<br>energize                                                                                                                                                 |
|                                                    |                        | Welded contacts                     | Individual contacts<br>welded                              | Individual contacts welded<br>No positive guidance of<br>contacts (for relays this failure<br>is not assumed if they are built<br>and tested according to<br>EN 50205 or equivalent) |
|                                                    |                        |                                     |                                                            | No positive opening (for<br>position switches this failure is<br>not assumed if they are built<br>and tested according to<br>EN 60947-5-1, or equivalent)                            |
| Discrete hardware                                  | A.3, A.7,<br>A.9, A.11 |                                     |                                                            |                                                                                                                                                                                      |
| Digital I/O                                        |                        | Stuck-at                            | DC fault model                                             | DC fault model<br>drift and oscillation                                                                                                                                              |
| Analogue I/O                                       |                        | Stuck-at                            | DC fault model<br>drift and oscillation                    | DC fault model<br>drift and oscillation                                                                                                                                              |
| Power supply                                       |                        | Stuck-at                            | DC fault model<br>drift and oscillation                    | DC fault model<br>drift and oscillation                                                                                                                                              |
| Bus                                                | A.3                    |                                     |                                                            |                                                                                                                                                                                      |
| General                                            | A.7                    | Stuck-at of the<br>addresses        | Time out                                                   | Time out                                                                                                                                                                             |
| Memory<br>management unit                          | A.8                    | Stuck-at of data or<br>addresses    | Wrong address<br>decoding                                  | Wrong address decoding                                                                                                                                                               |
| Direct memory<br>access                            |                        | No or continuous<br>access          | DC fault model for data<br>and addresses                   | All faults which affect data in<br>the memory                                                                                                                                        |
|                                                    |                        |                                     | Wrong access time                                          | Wrong data or addresses<br>Wrong access time                                                                                                                                         |
| Bus-arbitration<br>(see note 1)                    |                        | Stuck-at of arbitration<br>signals  | No or continuous<br>arbitration                            | No or continuous or wrong<br>arbitration                                                                                                                                             |
| CPU                                                | A.4, A.10              |                                     |                                                            |                                                                                                                                                                                      |
| Register, internal<br>RAM                          |                        | Stuck-at for data and<br>addresses  | DC fault model for data<br>and addresses                   | DC fault model for data and<br>addresses                                                                                                                                             |
|                                                    |                        |                                     |                                                            | Dynamic cross-over for memory<br>cells                                                                                                                                               |
|                                                    |                        |                                     |                                                            | No, wrong or multiple<br>addressing                                                                                                                                                  |
| Coding and<br>execution including<br>flag register |                        | Wrong coding or no<br>execution     | Wrong coding or wrong<br>execution                         | No definite failure assumption                                                                                                                                                       |
| Address calculation                                |                        | Stuck-at                            | DC fault model                                             | No definite failure assumption                                                                                                                                                       |
| Program counter,<br>stack pointer                  |                        | Stuck-at                            | DC fault model                                             | DC fault model                                                                                                                                                                       |
| Interrupt handling                                 | A.4                    | No or continuous<br>interrupts      | No or continuous<br>interrupts<br>Cross-over of interrupts | No or continuous interrupts<br>Cross-over of interrupts                                                                                                                              |

| Component                 | See<br>table(s) | Requirements for diagnostic coverage or<br>safe failure fraction claimed |                                                    |                                                                                                                                    |  |  |  |  |
|---------------------------|-----------------|--------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| component                 |                 | Low (60 %)                                                               | Medium (90 %)                                      | High (99 %)                                                                                                                        |  |  |  |  |
| Invariable<br>memory      | A.5             | Stuck-at for data and<br>addresses                                       | DC fault model for data and<br>addresses           | All faults which affect data<br>in the memory                                                                                      |  |  |  |  |
| Variable<br>memory        | A.6             | Stuck-at for data and<br>addresses                                       | DC fault model for data and<br>addresses           | DC fault model for data and<br>addresses                                                                                           |  |  |  |  |
|                           |                 |                                                                          | Change of information<br>caused by soft-errors for | Dynamic cross-over for memory<br>cells                                                                                             |  |  |  |  |
|                           |                 |                                                                          | DRAM with integration<br>1 Mbits and higher        | No, wrong or multiple addressing<br>Change of information caused by<br>soft-errors for DRAM with<br>integration 1 Mbits and higher |  |  |  |  |
| Clock (quartz)            | A.12            | Sub- or super-<br>harmonic                                               | Sub- or super-harmonic                             | Sub- or super-harmonic                                                                                                             |  |  |  |  |
| Communication<br>and mass | A.13            | Wrong data or<br>addresses                                               | All faults which affect data<br>in the memory      | All faults which affect data<br>in the memory                                                                                      |  |  |  |  |
| storage                   |                 | No transmission                                                          | Wrong data or addresses                            | Wrong data or addresses                                                                                                            |  |  |  |  |
|                           |                 |                                                                          | Wrong transmission time                            | Wrong transmission time                                                                                                            |  |  |  |  |
|                           |                 |                                                                          | Wrong transmission<br>sequence                     | Wrong transmission sequence                                                                                                        |  |  |  |  |
| Sensors                   | A.14            | Stuck-at                                                                 | DC fault model                                     | DC fault model                                                                                                                     |  |  |  |  |
|                           |                 |                                                                          | Drift and oscillation                              | Drift and oscillation                                                                                                              |  |  |  |  |
| Final elements            | A.15            | Stuck-at                                                                 | DC fault model                                     | DC fault model                                                                                                                     |  |  |  |  |
|                           |                 |                                                                          | Drift and oscillation                              | Drift and oscillation                                                                                                              |  |  |  |  |

NOTE 2 "Stuck-at" is a fault category which can be described with continuous "D" or "1" or "on" at the pins of a component.

NOTE 3 "DC fault model" (DC = direct current) includes the following failure modes: stuck-at faults, stuck-open, open or high impedance outputs as well as short circuits between signal lines.

Source: IEC61508-2, general faults to be detected or analyzed

### **Diagnostic Techniques**

Processing units

| Diagnostic<br>technique/measure                                       | See<br>IEC 61508-7 | Maximum diagnostic coverage<br>considered achievable | Notes                                    |
|-----------------------------------------------------------------------|--------------------|------------------------------------------------------|------------------------------------------|
| Comparator                                                            | A.1.3              | High                                                 | Depends on the quality of the comparison |
| Majority voter                                                        | A.1.4              | High                                                 | Depends on the quality of the voting     |
| Self-test by software:<br>limited number of<br>patterns (one channel) | A.3.1              | Low                                                  |                                          |
| Self-test by software:<br>walking bit<br>(one-channel)                | A.3.2              | Medium                                               |                                          |
| Self-test supported by hardware (one-channel)                         | A.3.3              | Medium                                               |                                          |
| Coded processing<br>(one-channel)                                     | A.3.4              | High                                                 |                                          |
| Reciprocal comparison<br>by software                                  | A.3.5              | High                                                 | Depends on the quality of the comparison |

### **Diagnostic Techniques**

#### Invariable memory and variable memory

| Diagnostic<br>technique/measure                                                                                         | See<br>IEC 61508-7 | Maximum diagnostic coverag<br>considered achievable  | e Notes                                                                                                                                    |       |
|-------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Word-saving multi-bit<br>redundancy                                                                                     | A.4.1              | Medium                                               |                                                                                                                                            |       |
| Modified checksum                                                                                                       | A.4.2              | Low                                                  |                                                                                                                                            |       |
| Signature of one word<br>(8-bit)                                                                                        | A.4.3              | Medium                                               | The effectiveness of the sig<br>depends on the width of the<br>signature in relation to the b<br>length of the information to<br>protected | olock |
| Signature of a double<br>word (16-bit)                                                                                  | A.4.4              | High                                                 | The effectiveness of the sig<br>depends on the width of the<br>signature in relation to the b<br>length of the information to<br>protected | olock |
| Block replication                                                                                                       | A.4.5              | High                                                 |                                                                                                                                            |       |
| Diagnostic<br>technique/measure                                                                                         | See<br>IEC 61508-7 | Maximum diagnostic coverage<br>considered achievable | Notes                                                                                                                                      |       |
| RAM test "checkerboard"<br>or "march"                                                                                   | A.5.1              | Low                                                  |                                                                                                                                            |       |
| RAM test "walk-path"                                                                                                    | A.5.2              | Medium                                               |                                                                                                                                            |       |
| RAM test "galpat" or<br>"transparent galpat"                                                                            | A.5.3              | High                                                 |                                                                                                                                            |       |
| RAM test "Abraham"                                                                                                      | A.5.4              | High                                                 |                                                                                                                                            |       |
| Parity-bit for RAM                                                                                                      | A.5.5              | Low                                                  |                                                                                                                                            |       |
| RAM monitoring with a<br>modified Hamming code,<br>or detection of data<br>failures with error-<br>detection-correction | A.5.6              | High                                                 |                                                                                                                                            |       |
| codes (EDC)                                                                                                             | 1                  |                                                      |                                                                                                                                            |       |

NOTE 3 For general notes concerning this table, see the text preceding table A.1.

NOTE 4 For RAM which is read/written only infrequently (for example during configuration) the measures A.4.1 to

A.4.4 are effective if they are executed after each read/write access.

Source: IEC61508-2

### **Diagnostic Techniques**

#### 10

| Diagnostic<br>technique/measure                                 | See<br>IEC 61508-7 | Maximum diagnostic coverage<br>considered achievable                | Notes                                                       |
|-----------------------------------------------------------------|--------------------|---------------------------------------------------------------------|-------------------------------------------------------------|
| Failure detection by<br>on-line monitoring                      | A.1.1              | Low (low demand mode)<br>Medium (high demand or<br>continuous mode) | Depends on diagnostic coverage<br>of failure detection      |
| Test pattern                                                    | A.6.1              | High                                                                |                                                             |
| Code protection                                                 | A.6.2              | High                                                                |                                                             |
| Multi-channel parallel<br>output                                | A.6.3              | High                                                                | Only if dataflow changes within<br>diagnostic test interval |
| Monitored outputs                                               | A.6.4              | High                                                                | Only if dataflow changes within<br>diagnostic test interval |
| Input comparison/voting<br>(1oo2, 2oo3 or better<br>redundancy) | A.6.5              | High                                                                | Only if dataflow changes within<br>diagnostic test interval |

NOTE 1 This table does not replace any of the requirements of annex C.

NOTE 2 The requirements of annex C are relevant for the determination of diagnostic coverage.

NOTE 3 For general notes concerning this table, see the text preceding table A.1.

#### Program sequence

| Diagnostic<br>technique/measure                                             | See<br>IEC 61508-7 | Maximum diagnostic coverage<br>considered achievable | Notes                                       |
|-----------------------------------------------------------------------------|--------------------|------------------------------------------------------|---------------------------------------------|
| Watch-dog with separate<br>time base without time-<br>window                | A.9.1              | Low                                                  |                                             |
| Watch-dog with separate<br>time base and time-<br>window                    | A.9.2              | Medium                                               |                                             |
| Logical monitoring of<br>program sequence                                   | A.9.3              | Medium                                               | Depends on the quality of<br>the monitoring |
| Combination of temporal<br>and logical monitoring of<br>programme sequences | A.9.4              | High                                                 |                                             |
| Temporal monitoring with<br>on-line check                                   | A.9.5              | Medium                                               |                                             |

NOTE 1 This table does not replace any of the requirements of annex C.

NOTE 2 The requirements of annex C are relevant for the determination of diagnostic coverage.

NOTE 3 For general notes concerning this table, see the text preceding table A.1.

Source: IEC61508-2

#### A. Walsch IN2244 WS2014/15

### Memory

- Parameter memory (non volatile)
  - EEPROM byte wise read and write holds e.g. configuration parameters, run-time parameters (hour meter, status)
- Program memory (non volatile)
  - Flash (NOR)– word wise read, write requires a block erase holds executable (XIP – execute in place)
- Data memory (volatile)
  - RAM (SRAM) word wise read and write addressable holds data and stack

## Fault Detection - Memory Model-

- Memory matrix organization
- (1-bit ... n-bit) in reality one data word stored at a specific address
- address decoder, read and write amplifiers, control signals, data in and out
- low diagnostic coverage: stuck-at for data and/or address (constantly '0' or '1')
- medium diagnostic coverage: DC fault model for data and address (stuck-at, high-Z, X-talk)



# Fault Detection - Non-variable Memory (program memory) -

- Modified checksum test, based on XOR and circular shift operations
- Defined checksum is compared to the checksum calculated during operation
- Odd-numbered bit errors within a column are detected
- Low diagnostic coverage test











# Fault Detection - Non-variable Memory (program memory) II -

- Signature of one word test (CRC), based on Modulo-2 arithmetic
- Memory content is interpreted as a bit stream
- Division by a defined polynomial yields zero, P(X) = 11001 in this example
- All one bit and multi-bit failures within one word and 99.6% of all possible bit failures are detected
- Medium diagnostic coverage test



A. Walsch IN2244 WS2014/15

# Fault Detection - Non-variable memory (EEPROM) -

- EEPROM content is copied to SRAM and verified during system initialization -> working copy
- All changes are made to working copy
- Working copy is written to EEPROM before power-down or at defined slow cycles (wear-out effect!)
- EEPROM test is reduced to a RAM test we work from RAM data

## Fault Detection - Variable memory (SRAM) -

- Checkerboard test low diagnostic coverage
- Cells are checked for correct content in pairs
- Initialization, upward test, downward test, inverse initialization, upward test, downward test -> 10 \* n complexity (number of load store operations)
- Pairs are address inverse



# Fault Detection - Variable memory (SRAM) II -

- Walking pattern medium diagnostic coverage
- Initialization (A), the first cell is inverted and all remaining cells are checked for correct content (B), the first cell is inverted again (C), the test is conducted again with inverse background (D) -> 2\*n\*n + 6\*n complexity (number of load store operations)



### Fault Detection - Variable memory (Stack) -



high address

low address

- Stack data integrity is checked by correct program flow (the stack stores our task context)
- Stack limits are checked by signature or addresses (some controllers provide hardware support)
- Underlying hardware (SRAM) is checked by SRAM tests

### Fault Detection - Example -

RAM tests are destructive – therefore we need to safe the original data in advance

| embedded_group\PMU\source\ram_test.c                        |    | · 🔲 Watch    |                             |             |        |   |
|-------------------------------------------------------------|----|--------------|-----------------------------|-------------|--------|---|
| /* public function bodies                                   | */ | Add SFR ACCA | <ul> <li>Add Syn</li> </ul> | nbol mem    |        | • |
| /*                                                          | */ | Update Add   | ress                        | Symbol Name | Value  |   |
| intl6 Walking Pattern()                                     |    |              | 300 🗉                       | mem         |        |   |
|                                                             |    | 0:           | 300                         | [0]         | 0x5555 |   |
| intl6 i, k;                                                 |    | •            | 302                         | [1]         | OXAAAA |   |
|                                                             |    | · o:         | 304                         | [2]         | OXAAAA |   |
| /* first part: write 1 into all memory cells */             |    | · o:         | 306                         | [3]         | OXAAAA |   |
| /* write 0 into exactly one */                              |    | 'l o:        | 308                         | [4]         | OXAAAA |   |
| <pre>/* read all cells and look verify correctness */</pre> |    | 0:           | 30A                         | [5]         | OXAAAA |   |
| <pre>for (i=0; i&lt; RAM_SIZE ; i++) (</pre>                |    |              | 30C -                       | [6]         | OXÀÀÀÀ |   |
| $*(mem+i) = 0xAAAA;$ }                                      |    | 0            | 30E                         | [7]         | OXAAAA |   |
| <b>b</b> for (i=0; i < RAM_SIZE ; i++) {                    |    |              | 310                         |             | OXAAAA |   |
| *(mem+i) = 0x5555;                                          |    |              | 312                         |             | OXAAAA |   |
| for (k=0; k< RAM SIZE ; k++) {/*read*/                      |    | · 0:         | 314                         | [10]        | UXAAAA |   |
| if(k == i)                                                  |    | 0:           | 316                         | [11]        | OXAAAB |   |
| continue; /*skip*/                                          |    | 0:           | 318                         | [12]        | OXAAAA |   |
| }                                                           |    | 0            | 31A                         | [13]        | OXAAAA |   |
| else(/*k/=i*/                                               |    | 0            | 31C                         | [14]        | OXAAAA |   |
| if(*(mem+k) == 0xAAAA)                                      |    | . 0:         | 31E                         | [15]        | OXAAAA |   |
| continue; /*good*/                                          |    | · 0:         | 320                         | [16]        | OXAAAA |   |
|                                                             |    | · 0:         | 322                         | [17]        | OXAAAA |   |
| else (                                                      |    | 0:           | 324                         | [18]        | OXAAAA |   |
| <b>return</b> (-1); /*bad*/                                 |    | 0            | 326                         | [19]        | OXÀÀÀÀ |   |
|                                                             |    | 0            | 328                         | [20]        | OXAAAA |   |
| }                                                           |    | 0            | 32A                         | [21]        | OXAAAA |   |
| <pre>// // // // // // // // // // // // //</pre>           |    | 0            | 32C                         | [22]        | OXAAAA |   |
| <pre>/memti) = OxAXAX, / "reset memory"/ }</pre>            |    | 0            | 32 E                        | [23]        | OXAAAA |   |
| /<br>/* second part: write 0 into all memory cells */       |    | 0            | 30                          | [24]        | OXAAAA |   |
| /* write 1 into exactly one */                              |    | 0            | 332                         | [25]        | OXAAAA |   |
| /* read all cells and look verify correctness */            |    | 0:           | 334                         | [26]        | OXAAAA |   |
| <pre>for (i=0; i &lt; RAM_SIZE ; i++) {</pre>               |    | . 0:         | 336                         | [27]        | OXÀÀÀÀ |   |
| *(mem+i) = 0x5555; )                                        | _  |              | 338                         | [28]        | OXAAAA |   |
|                                                             |    | . 0:         | 33A                         | [29]        | OXAAAA |   |
|                                                             |    | 0:           | 33C                         | [30]        | OXAAAA |   |
| #define APP_PRIVATE_CONSTANT_1 1                            |    | 0:           | 33E                         | [31]        | OXAAAA |   |
| #define APP_PRIVATE_CONSTANT_2 2                            |    | 0:           | 340                         | [32]        | OXAAAA |   |
| ING. T #define APP_PRIVATE_CONSTANT_3 3                     |    | 0:           | 342                         | [33]        | OXÀÀÀÀ |   |
|                                                             |    |              | 344                         | [34]        | OXAAAA |   |
| /*                                                          |    | - III        | 14.C                        | LO EJ       | 0      |   |

#### A. Walsch IN2244 WS2014/15

bit flip

## Communication - Error Detection -

- We usually use standard protocols to transmit data.
   Correctness is guaranteed by by error detection mechanisms (e.g. parity, CRC)
- Sometimes error detection capability not sufficient
  - Hamming distance of n: n-1 bit errors can be detected.
  - Residual error: If we do know the Hamming distance and do know the bit error rate (bit flips are statistically independent) we can calculate a residual error.
  - CRC: an additional peace of data is added to the existing bit stream.
     The additional peace of data allows error detection

|         |                  |              | Probability of bit failures p        | Transmission medium              |             |
|---------|------------------|--------------|--------------------------------------|----------------------------------|-------------|
| paylo   | bad              |              | > 10 <sup>-3</sup> Transmission path |                                  |             |
|         |                  |              | 10-4                                 | Unscreened data line             |             |
| Address |                  |              | $10^{-5}$<br>$10^{-6} - 10^{-7}$     | Screened twisted-pair telephone  |             |
| 8 bit   | Data – 128 bit   | CRC – 16 bit |                                      | Digital telephone circuit (ISDN  |             |
|         |                  |              | 10-9                                 | Coaxial cable in local defined a | application |
| •       |                  |              | 10 <sup>-12</sup>                    | Fibre optic cable                |             |
| trans   | transmitted data |              |                                      | Source:                          |             |
|         |                  | A Walsch IN2 |                                      |                                  | 19          |
|         |                  |              | Börcsök, HIMA                        | ТЭ                               |             |

### Communication - CAN -

CAN: Controller Area Network, ISO 11898 (PHY, DLL)

S

Bus

Idle

- Protocol controller available as peripheral of embedded processors, line driver external (creates differential signals, adds protection circuits)
- Serial protocol, up to 1 Mbit/s
- **Bit-wise arbitration**
- Error detection



#### Source: Application - device 1 Application - device 2 Safety Standard Safety Standard MESCO Engineering, Forum Funktionale Safety Sicherheit 2013 Safety Safety communication layer protocol protocol Standard protocol Standard protocol Black channel Deterministic remedial measures Time expectation (Watchdog) Redundancy checking Sequence number Data integrity assurance (CRC) Different data integrity assurance systems Time stamp Connection authentication Feedback message (Echo) with Error I Cross Х х Х Unintended repetition Loss Х Х Х х х х х Insertion Х х Х Incorrect sequence х Corruption Unacceptable delay Х х х Х х Masquerade Adressing Х

### **Black Channel**

21

### Proven in use Software (FAQs – www.iec.ch)

D11) Can an E/E/PE safety-related system contain hardware and/or software that was not produced according to IEC 61508, and still comply with the standard (proven in use)?

It may be possible to use a *proven in use* argument as an alternative to meeting the design requirements for dealing with systematic failure causes in IEC 61508, including hardware and software. But it is essential to note that proven in use cannot be used as an alternative to meeting the requirements for:

- architectural constraints on hardware safety integrity (see 7.4.2.1 of IEC 61508-2);
- the quantification of dangerous failures of the safety function due to random hardware faults (see 7.4.3.2 of IEC 61508-2); and
- system behaviour on detection of faults (see 7.4.6 of IEC 61508-2).

See 7.4.2.2 of IEC 61508-2 for a summary of design requirements, including references to more detailed systematic hardware requirements in the standard.

A proven in use claim relies on the availability of historical data for both random hardware and systematic failures, and on analytical techniques and testing if the previous conditions of use of the subsystem differ in any way from those which will be experienced in the E/E/PE safety-related system. 7.4.7.6 of IEC 61508-2 requires that:

- the previous conditions of use of the subsystem are the same as, or sufficiently close to, those which will be experienced in the E/E/PE safety-related system (see 7.4.7.7 of IEC 61508-2);
- if the above conditions of use differ in any way, a demonstration is necessary (using a combination of appropriate analytical techniques and testing) that the likelihood of unrevealed systematic faults is low enough to achieve the required safety integrity level of the safety functions which use the subsystem (see 7.4.7.8 of IEC 61508-2);
- the claimed failure rates have sufficient statistical basis (see 7.4.7.9 of IEC 61508-2);
- failure data collection is adequate (see 7.4.7.10 of IEC 61508-2);
- evidence is assessed taking into account the complexity of the subsystem, the contribution made by the subsystem to the risk reduction, the consequences associated with a failure of the subsystem, and the novelty of design (see 7.4.7.11 of IEC 61508-2); and
- the application of the proven in use subsystem is restricted to those functions and interfaces of the subsystem that meet the relevant requirements (see 7.4.7.12 of IEC 61508-2).

7.4.2.11 of IEC 61508-3 allows the use of standard or previously developed software without the availability of historical data but with the emphasis on analysis and testing. This concept should be distinguished from the proven in use concept described above.